Renesas Electronics 85104AGILF Clock Buffer, 20-Pin 4 TSSOP
- RS庫存編號:
- 216-6210
- 製造零件編號:
- 85104AGILF
- 製造商:
- Renesas Electronics
可享批量折扣
小計(1 件)*
TWD635.00
(不含稅)
TWD666.75
(含稅)
訂單超過 $1,300.00 免費送貨
最後的 RS 庫存
- 最終 222 個,準備發貨
單位 | 每單位 |
|---|---|
| 1 - 18 | TWD635.00 |
| 19 - 36 | TWD619.00 |
| 37 + | TWD610.00 |
* 參考價格
- RS庫存編號:
- 216-6210
- 製造零件編號:
- 85104AGILF
- 製造商:
- Renesas Electronics
規格
產品概覽和技術數據資料表
法例與合規
產品詳細資訊
透過選取一個或多個屬性來查找類似產品。
選取全部 | 屬性 | 值 |
|---|---|---|
| 品牌 | Renesas Electronics | |
| Product Type | Clock Buffer | |
| Mount Type | Surface | |
| Package Type | TSSOP | |
| Pin Count | 20 | |
| Minimum Supply Voltage | 3V | |
| Maximum Supply Voltage | 3.3V | |
| Minimum Operating Temperature | -40°C | |
| Maximum Operating Temperature | 85°C | |
| Length | 6.5mm | |
| Series | 85104A | |
| Standards/Approvals | No | |
| Width | 4.4 mm | |
| Height | 1mm | |
| Number of Outputs | 4 | |
| Automotive Standard | No | |
| Maximum Output Frequency | 700MHz | |
| 選取全部 | ||
|---|---|---|
品牌 Renesas Electronics | ||
Product Type Clock Buffer | ||
Mount Type Surface | ||
Package Type TSSOP | ||
Pin Count 20 | ||
Minimum Supply Voltage 3V | ||
Maximum Supply Voltage 3.3V | ||
Minimum Operating Temperature -40°C | ||
Maximum Operating Temperature 85°C | ||
Length 6.5mm | ||
Series 85104A | ||
Standards/Approvals No | ||
Width 4.4 mm | ||
Height 1mm | ||
Number of Outputs 4 | ||
Automotive Standard No | ||
Maximum Output Frequency 700MHz | ||
The Renesas Electronics 85104I is a low skew, high performance 1-to-4 Differential/LVCMOS-to-0.7V HCSL Fanout Buffer. The 85104I has two selectable clock inputs. The CLK0, nCLK0 pair can accept most standard differential input levels. The single-ended CLK1 can accept LVCMOS or LVTTL input levels. The clock enable is internally synchronized to eliminate runt clock pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin.
Four 0.7V differential HCSL outputs
Selectable differential CLK0, nCLK0 or LVCMOS inputs
CLK0, nCLK0 pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL
CLK1 can accept the following input levels:
LVCMOS or LVTTL
Maximum output frequency: 500MHz
Translates any single-ended input signal to 3.3V
HCSL levels with resistor bias on nCLK input
Output skew: 100ps (maximum)
Part-to-part skew: 600ps (maximum)
Propagation delay: 3.2ns (maximum)
Additive phase jitter, RMS: 0.22ps (typical)
