Renesas Electronics 85104AGILF Clock Buffer, 20-Pin 4 TSSOP

此圖片僅供參考,請參閲產品詳細資訊及規格

可享批量折扣

小計(1 管,共 74 件)*

TWD40,389.20

(不含稅)

TWD42,408.66

(含稅)

Add to Basket
選擇或輸入數量
最後的 RS 庫存
  • 最終 222 個,準備發貨
單位
每單位
每管*
74 - 296TWD545.80TWD40,389.20
370 +TWD529.40TWD39,175.60

* 參考價格

RS庫存編號:
216-6209
製造零件編號:
85104AGILF
製造商:
Renesas Electronics
透過選取一個或多個屬性來查找類似產品。
選取全部

品牌

Renesas Electronics

Product Type

Clock Buffer

Mount Type

Surface

Package Type

TSSOP

Pin Count

20

Minimum Supply Voltage

3V

Maximum Supply Voltage

3.3V

Minimum Operating Temperature

-40°C

Maximum Operating Temperature

85°C

Standards/Approvals

No

Height

1mm

Length

6.5mm

Series

85104A

Width

4.4 mm

Automotive Standard

No

Number of Outputs

4

Maximum Output Frequency

700MHz

The Renesas Electronics 85104I is a low skew, high performance 1-to-4 Differential/LVCMOS-to-0.7V HCSL Fanout Buffer. The 85104I has two selectable clock inputs. The CLK0, nCLK0 pair can accept most standard differential input levels. The single-ended CLK1 can accept LVCMOS or LVTTL input levels. The clock enable is internally synchronized to eliminate runt clock pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin.

Four 0.7V differential HCSL outputs

Selectable differential CLK0, nCLK0 or LVCMOS inputs

CLK0, nCLK0 pair can accept the following differential

input levels: LVPECL, LVDS, LVHSTL, HCSL

CLK1 can accept the following input levels:

LVCMOS or LVTTL

Maximum output frequency: 500MHz

Translates any single-ended input signal to 3.3V

HCSL levels with resistor bias on nCLK input

Output skew: 100ps (maximum)

Part-to-part skew: 600ps (maximum)

Propagation delay: 3.2ns (maximum)

Additive phase jitter, RMS: 0.22ps (typical)

相關連結