Nexperia 74HCT4094D,118 1 Surface Shift Register 74HCT SO, 16-Pin
- RS庫存編號:
- 170-8030
- 製造零件編號:
- 74HCT4094D,118
- 製造商:
- Nexperia
可享批量折扣
小計(1 卷,共 2500 件)*
TWD17,250.00
(不含稅)
TWD18,100.00
(含稅)
訂單超過 $1,300.00 免費送貨
暫時缺貨
- 從 2026年11月02日 發貨
**需要更多嗎?**輸入您需要的數量,然後按一下「查看送貨日期」以查詢更多庫存和送貨詳細資訊。
單位 | 每單位 | 每卷* |
|---|---|---|
| 2500 - 2500 | TWD6.90 | TWD17,250.00 |
| 5000 - 10000 | TWD6.70 | TWD16,750.00 |
| 12500 + | TWD6.50 | TWD16,250.00 |
* 參考價格
- RS庫存編號:
- 170-8030
- 製造零件編號:
- 74HCT4094D,118
- 製造商:
- Nexperia
規格
產品概覽和技術數據資料表
法例與合規
產品詳細資訊
透過選取一個或多個屬性來查找類似產品。
選取全部 | 屬性 | 值 |
|---|---|---|
| 品牌 | Nexperia | |
| Product Type | Shift Register | |
| Package Type | SO | |
| Logic Family | 74HCT | |
| Mount Type | Surface | |
| Number of Elements | 1 | |
| Minimum Supply Voltage | 4.5V | |
| Pin Count | 16 | |
| Maximum Supply Voltage | 5.5V | |
| Trigger Type | Positive Edge | |
| Maximum Operating Temperature | 125°C | |
| Series | 74HCT4094 | |
| Standards/Approvals | No | |
| Length | 10mm | |
| Height | 1.75mm | |
| Automotive Standard | No | |
| 選取全部 | ||
|---|---|---|
品牌 Nexperia | ||
Product Type Shift Register | ||
Package Type SO | ||
Logic Family 74HCT | ||
Mount Type Surface | ||
Number of Elements 1 | ||
Minimum Supply Voltage 4.5V | ||
Pin Count 16 | ||
Maximum Supply Voltage 5.5V | ||
Trigger Type Positive Edge | ||
Maximum Operating Temperature 125°C | ||
Series 74HCT4094 | ||
Standards/Approvals No | ||
Length 10mm | ||
Height 1.75mm | ||
Automotive Standard No | ||
The 74HC4094, 74HCT4094 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and 3-state outputs. Both the shift and storage register have separate clocks. The device features a serial input (D) and two serial outputs (QS1 and QS2) to enable cascading. Data is shifted on the LOW-to-HIGH transitions of the CP input. Data is available at QS1 on the LOW-to-HIGH transitions of the CP input to allow cascading when clock edges are fast. The same data is available at QS2 on the next HIGH-to-LOW transition of the CP input to allow cascading when clock edges are slow. The data in the shift register is transferred to the storage register when the STR input is HIGH. Data in the storage register appears at the outputs whenever the output enable input (OE) is HIGH.
Simple control interface
I/O expansion
Asynchronous and synchronous load options
High frequency
Cascadable
LED drivers
Key applications
Displays
Control units
