49FCT3805APYG, Clock Divider CMOS, 2-Input, 20-Pin SSOP

可享批量折扣

小計(1 包,共 5 件)*

TWD182.00

(不含稅)

TWD191.10

(含稅)

Add to Basket
選擇或輸入數量
有庫存
  • 加上 525 件從 2026年1月26日 起發貨
**需要更多嗎?**輸入您需要的數量,然後按一下「查看送貨日期」以查詢更多庫存和送貨詳細資訊。
單位
每單位
每包*
5 - 5TWD36.40TWD182.00
10 - 20TWD33.40TWD167.00
25 - 95TWD30.80TWD154.00
100 - 250TWD25.40TWD127.00
255 +TWD24.80TWD124.00

* 參考價格

包裝方式:
RS庫存編號:
254-4923
製造零件編號:
49FCT3805APYG
製造商:
Renesas Electronics
透過選取一個或多個屬性來查找類似產品。
選取全部

品牌

Renesas Electronics

Logic Family

CMOS

Logic Function

Clock Driver

Input Signal Type

TTL

Output Logic Level

TTL

Number of Clock Inputs

2

Package Type

SSOP

Pin Count

20

The Renesas Electronics buffer/non-inverting clock driver built using advanced dual metal CMOS technology. The device consists of two banks of drivers, each with a 1:5 fanout and its own output enable control. The device has a heartbeat monitor for diagnostics and PLL driving. The MON output is identical to all other outputs and complies with the output specifications in this document. It offers low capacitance inputs with hysteresis. It is designed for high speed clock distribution where signal quality and skew are critical. It is also allows single point-topoint transmission line driving in applications such as address distribution, where one signal must be distributed to multiple recievers with low skew and high signal quality.

0.5 MICRON CMOS technology
Guaranteed low skew < 500ps (max.)
Very low duty cycle distortion < 1.0ns (max.)
Very low CMOS power levels
TTL compatible inputs and outputs
Inputs can be driven from 3.3V or 5V components
Two independent output banks with 3-state control
Available in SSOP, SOIC, and QSOP packages

For these non-cancellable (NC), and non-returnable (NR) products, Terms and Conditions apply.


相關連結