Infineon CY2305SXI-1H Buffer 8-Pin SOIC
- RS庫存編號:
- 273-7329
- 製造零件編號:
- CY2305SXI-1H
- 製造商:
- Infineon
可享批量折扣
小計(1 件)*
TWD131.00
(不含稅)
TWD137.55
(含稅)
訂單超過 $1,300.00 免費送貨
最後的 RS 庫存
- 最終 1,938 個,準備發貨
單位 | 每單位 |
|---|---|
| 1 - 9 | TWD131.00 |
| 10 - 24 | TWD116.00 |
| 25 - 49 | TWD113.00 |
| 50 - 99 | TWD110.00 |
| 100 + | TWD97.00 |
* 參考價格
- RS庫存編號:
- 273-7329
- 製造零件編號:
- CY2305SXI-1H
- 製造商:
- Infineon
規格
產品概覽和技術數據資料表
法例與合規
產品詳細資訊
透過選取一個或多個屬性來查找類似產品。
選取全部 | 屬性 | 值 |
|---|---|---|
| 品牌 | Infineon | |
| Maximum Supply Current | 32 mA | |
| Maximum Input Frequency | 133MHz | |
| Mounting Type | Surface Mount | |
| Package Type | SOIC | |
| Pin Count | 8 | |
| 選取全部 | ||
|---|---|---|
品牌 Infineon | ||
Maximum Supply Current 32 mA | ||
Maximum Input Frequency 133MHz | ||
Mounting Type Surface Mount | ||
Package Type SOIC | ||
Pin Count 8 | ||
The Infineon Zero delay buffer designed to distribute high speed clocks. It accepts one reference input, and drives out five low skew clocks. All parts have on chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on chip and is obtained from the CLKOUT pad. This buffer devices can accept the same input clock and distribute it. In this case, the skew between the outputs of two devices is guaranteed to be less than 700 ps.
60 ps typical cycle to cycle jitter
Zero input output propagation delay
Test mode to bypass phase locked loop
Compatible with Pentium based systems
Zero input output propagation delay
Test mode to bypass phase locked loop
Compatible with Pentium based systems
For these non-cancellable (NC), and non-returnable (NR) products, Terms and Conditions apply.
相關連結
- Infineon CY2305SXI-1H Buffer 8-Pin SOIC
- Infineon CY2305SXI-1 Buffer 8-Pin SOIC
- Infineon CY2305SXC-1H Buffer, 8-Pin SOIC
- Infineon CY2309SXI-1H PLL Clock Buffer 16-Pin TSSOP
- Infineon CY2308ZXI-1H PLL Clock Buffer 16-Pin TSSOP
- Infineon CY2302SXI-1 PLL Clock Buffer 8-Pin SOIC
- Infineon CY2308SXI-1 PLL Clock Buffer 16-Pin SOIC
- Microchip PLA133-47SAVAO Clock Buffer 8-Pin SOIC
