Infineon CY2308ZXI-1H PLL Clock Buffer 16-Pin TSSOP

暫時無法供應
我們無法確定此產品何時有貨,RS 預計將其從我們的產品目錄中移除。
RS庫存編號:
194-9019
製造零件編號:
CY2308ZXI-1H
製造商:
Infineon
透過選取一個或多個屬性來查找類似產品。
選取全部

品牌

Infineon

Number of Elements per Chip

1

Maximum Supply Current

70 mA

Maximum Input Frequency

133.3MHz

Mounting Type

Surface Mount

Package Type

TSSOP

Pin Count

16

Dimensions

5.1 x 4.5 x 0.95mm

Length

5.1mm

Width

4.5mm

Height

0.95mm

Maximum Operating Supply Voltage

3.6 V

Maximum Operating Temperature

+85 °C

Maximum Output Frequency

133.3MHz

Minimum Operating Supply Voltage

3 V

Minimum Operating Temperature

-40 °C

Minimum Output Frequency

10MHz

The CY2308 is a 3.3 V Zero Delay Buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications. The part has an on-chip PLL that locks to an input clock presented on the REF pin. The PLL feedback is driven from external FBK pin, so user has flexibility to choose any one of the outputs as feedback input and connect it to FBK pin. The input-to-output skew is less than 250 ps and output-to-output skew is less than 200 ps. The CY2308 has two banks of four outputs each that is controlled by the select inputs as shown in the table Select Input Decoding on page 3. If all output clocks are not required, Bank B is three-stated. The input clock is directly applied to the output for chip and system testing purposes by the select inputs. The CY2308 PLL enters a power down state when there are no rising edges on the REF input. In this mode, all outputs are three-stated and the PLL is turned off resulting in less than 25 μA of current draw.

For these non-cancellable (NC), and non-returnable (NR) products, Terms and Conditions apply.


相關連結