Infineon CY2308ZXI-1H PLL Clock Buffer 16-Pin TSSOP

此圖片僅供參考,請參閲產品詳細資訊及規格

可享批量折扣

小計(1 件)*

TWD556.00

(不含稅)

TWD583.80

(含稅)

Add to Basket
選擇或輸入數量
下方訂單 TWD1,300.00(不含稅)成本 TWD500.00。
最後的 RS 庫存
  • 最終 1 個,準備發貨
單位
每單位
1 - 23TWD556.00
24 - 47TWD543.00
48 +TWD532.00

* 參考價格

包裝方式:
RS庫存編號:
194-9020
製造零件編號:
CY2308ZXI-1H
製造商:
Infineon
透過選取一個或多個屬性來查找類似產品。
選取全部

品牌

Infineon

Product Type

PLL Clock Buffer

Maximum Input Frequency

133.3MHz

Package Type

TSSOP

Pin Count

16

Minimum Operating Temperature

-40°C

Maximum Operating Temperature

85°C

Width

4.5 mm

Length

5.1mm

Height

0.95mm

The CY2308 is a 3.3 V Zero Delay Buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications. The part has an on-chip PLL that locks to an input clock presented on the REF pin. The PLL feedback is driven from external FBK pin, so user has flexibility to choose any one of the outputs as feedback input and connect it to FBK pin. The input-to-output skew is less than 250 ps and output-to-output skew is less than 200 ps. The CY2308 has two banks of four outputs each that is controlled by the select inputs as shown in the table Select Input Decoding on page 3. If all output clocks are not required, Bank B is three-stated. The input clock is directly applied to the output for chip and system testing purposes by the select inputs. The CY2308 PLL enters a power down state when there are no rising edges on the REF input. In this mode, all outputs are three-stated and the PLL is turned off resulting in less than 25 μA of current draw.

相關連結