Infineon NOR 8Mbit CFI Flash Memory 48-Pin TSOP, S29AL008J70TFI013
- RS庫存編號:
- 193-8784
- 製造零件編號:
- S29AL008J70TFI013
- 製造商:
- Infineon
暫時無法供應
我們無法確定此產品何時有貨,RS 預計將其從我們的產品目錄中移除。
- RS庫存編號:
- 193-8784
- 製造零件編號:
- S29AL008J70TFI013
- 製造商:
- Infineon
規格
產品概覽和技術數據資料表
法例與合規
產品詳細資訊
透過選取一個或多個屬性來查找類似產品。
選取全部 | 屬性 | 值 |
|---|---|---|
| 品牌 | Infineon | |
| Memory Size | 8Mbit | |
| Interface Type | CFI | |
| Package Type | TSOP | |
| Pin Count | 48 | |
| Organisation | 1M x 8 bit | |
| Mounting Type | Surface Mount | |
| Cell Type | NOR | |
| Minimum Operating Supply Voltage | 2.7 V | |
| Maximum Operating Supply Voltage | 3.6 V | |
| Block Organisation | Asymmetrical | |
| Length | 12mm | |
| Height | 1.05mm | |
| Width | 18.4mm | |
| Dimensions | 18.4 x 12 x 1.05mm | |
| Minimum Operating Temperature | -40 °C | |
| Maximum Operating Temperature | +85 °C | |
| Number of Bits per Word | 8bit | |
| Automotive Standard | AEC-Q100 | |
| Series | S29AL | |
| Number of Words | 1M | |
| Maximum Random Access Time | 70ns | |
| 選取全部 | ||
|---|---|---|
品牌 Infineon | ||
Memory Size 8Mbit | ||
Interface Type CFI | ||
Package Type TSOP | ||
Pin Count 48 | ||
Organisation 1M x 8 bit | ||
Mounting Type Surface Mount | ||
Cell Type NOR | ||
Minimum Operating Supply Voltage 2.7 V | ||
Maximum Operating Supply Voltage 3.6 V | ||
Block Organisation Asymmetrical | ||
Length 12mm | ||
Height 1.05mm | ||
Width 18.4mm | ||
Dimensions 18.4 x 12 x 1.05mm | ||
Minimum Operating Temperature -40 °C | ||
Maximum Operating Temperature +85 °C | ||
Number of Bits per Word 8bit | ||
Automotive Standard AEC-Q100 | ||
Series S29AL | ||
Number of Words 1M | ||
Maximum Random Access Time 70ns | ||
The S29AL008J is a 8 Mbit, 3.0 Volt-only Flash memory organized as 1,048,576 bytes or 524,288 words. The device is offered in 48-ball Fine-pitch BGA (0.8 mm pitch) and 48pin TSOP packages. The word-wide data (x16) appears on DQ15–DQ0, the byte-wide (x8) data appears on DQ7–DQ0. This device is designed to be programmed in-system with the standard system 3.0 volt VCC supply. A 12.0 V VPP or 5.0 VCC are not required for write or erase operations. The device can also be programmed in standard EPROM programmers.
The device offers access times of up to 55 ns allowing high speed microprocessors to operate without wait states. To eliminate bus contention the device has separate chip enable (CE#), write enable (WE#) and output enable (OE#) controls.
Device programming occurs by executing the program command sequence. This initiates the Embedded Program algorithm an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. The Unlock Bypass mode facilitates faster programming times by requiring only two write cycles to program data instead of four.
Device erasure occurs by executing the erase command sequence. This initiates the Embedded Erase algorithm an internal algorithm that automatically preprograms the array (if it is not already programmed) before executing the erase operation. Duringerase, the device automatically times the erase pulse widths and verifies proper cell margin. The host system can detect whether a program or erase operation is complete by observing the RY/BY# pin, or by reading the DQ7(Data# Polling) and DQ6 (toggle) status bits. After a program or erase cycle has been completed, the device is ready to read array data or accept another command.
The device offers access times of up to 55 ns allowing high speed microprocessors to operate without wait states. To eliminate bus contention the device has separate chip enable (CE#), write enable (WE#) and output enable (OE#) controls.
Device programming occurs by executing the program command sequence. This initiates the Embedded Program algorithm an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. The Unlock Bypass mode facilitates faster programming times by requiring only two write cycles to program data instead of four.
Device erasure occurs by executing the erase command sequence. This initiates the Embedded Erase algorithm an internal algorithm that automatically preprograms the array (if it is not already programmed) before executing the erase operation. Duringerase, the device automatically times the erase pulse widths and verifies proper cell margin. The host system can detect whether a program or erase operation is complete by observing the RY/BY# pin, or by reading the DQ7(Data# Polling) and DQ6 (toggle) status bits. After a program or erase cycle has been completed, the device is ready to read array data or accept another command.
For these non-cancellable (NC), and non-returnable (NR) products, Terms and Conditions apply.
相關連結
- Infineon NOR 8Mbit CFI Flash Memory 48-Pin TSOP, S29AL008J70TFI013
- Infineon NOR 8Mbit CFI Flash Memory 48-Pin TSOP, S29AL008J70TFI023
- Infineon NOR 8Mbit CFI S29AL008J70TFI010
- Infineon NOR 32Mbit CFI Flash Memory 48-Pin TSOP, S29JL032J70TFI020
- Infineon NOR 32Mbit CFI Flash Memory 48-Pin TSOP, S29JL032J70TFI323
- Infineon NOR 16Mbit CFI Flash Memory 48-Pin TSOP, S29AL016J70TFI023
- Infineon NOR 16Mbit CFI Flash Memory 48-Pin TSOP, S29AL016J70TFI013
- Infineon NOR 8Mbit SPI Flash Memory 48-Pin TSOP, S29AL008J55TFIR20
