Nexperia 74HCT138D,653, Decoder, 16-Pin SO16
- RS庫存編號:
- 170-4849
- 製造零件編號:
- 74HCT138D,653
- 製造商:
- Nexperia
可享批量折扣
小計(1 卷,共 2500 件)*
TWD10,750.00
(不含稅)
TWD11,300.00
(含稅)
訂單超過 $1,300.00 免費送貨
暫時缺貨
- 2,500 件從 2026年3月04日 起裝運發貨
**需要更多嗎?**輸入您需要的數量,然後按一下「查看送貨日期」以查詢更多庫存和送貨詳細資訊。
單位 | 每單位 | 每卷* |
|---|---|---|
| 2500 - 2500 | TWD4.30 | TWD10,750.00 |
| 5000 + | TWD4.20 | TWD10,500.00 |
* 參考價格
- RS庫存編號:
- 170-4849
- 製造零件編號:
- 74HCT138D,653
- 製造商:
- Nexperia
規格
產品概覽和技術數據資料表
法例與合規
產品詳細資訊
透過選取一個或多個屬性來查找類似產品。
選取全部 | 屬性 | 值 |
|---|---|---|
| 品牌 | Nexperia | |
| Mounting Type | Surface Mount | |
| Package Type | SO16 | |
| Pin Count | 16 | |
| Dimensions | 6.4 x 5.4 x 1.8mm | |
| Maximum Operating Supply Voltage | 5.5 V | |
| Maximum Operating Temperature | +125 °C | |
| Minimum Operating Temperature | -40 °C | |
| Minimum Operating Supply Voltage | 4.5 V | |
| 選取全部 | ||
|---|---|---|
品牌 Nexperia | ||
Mounting Type Surface Mount | ||
Package Type SO16 | ||
Pin Count 16 | ||
Dimensions 6.4 x 5.4 x 1.8mm | ||
Maximum Operating Supply Voltage 5.5 V | ||
Maximum Operating Temperature +125 °C | ||
Minimum Operating Temperature -40 °C | ||
Minimum Operating Supply Voltage 4.5 V | ||
- COO (Country of Origin):
- TH
The 74HC138: 74HCT138 decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive outputs (Y0 to Y7). The device features three enable inputs (E1, E2 and E3). Every output will be HIGH unless E1 and E2 are LOW and E3 is HIGH. This multiple enable function allows easy parallel expansion to a 1-of-32 (5 to 32 lines) decoder with just four 138 ICs and one inverter. The 138 can be used as an eight output demultiplexer by using one of the active LOW enable inputs as the data input and the remaining enable inputs as strobes.
Multiple input enable for easy expansion or independent controls
Integrated input latch to store the address of decoder lines
Ideal for memory chip select decoding
Asynchronous and synchronous load options
Overvoltage tolerant input options
Inverting and non-inverting output options
3-stage outputs
High frequency
Integrated input latch to store the address of decoder lines
Ideal for memory chip select decoding
Asynchronous and synchronous load options
Overvoltage tolerant input options
Inverting and non-inverting output options
3-stage outputs
High frequency
