Nexperia 74HC165D,653 1 Surface Shift Register 74HC SO, 16-Pin
- RS庫存編號:
- 170-7987
- 製造零件編號:
- 74HC165D,653
- 製造商:
- Nexperia
可享批量折扣
小計(1 卷,共 2500 件)*
TWD11,750.00
(不含稅)
TWD12,350.00
(含稅)
訂單超過 $1,300.00 免費送貨
有庫存
- 5,000 件準備從其他地點送貨
**需要更多嗎?**輸入您需要的數量,然後按一下「查看送貨日期」以查詢更多庫存和送貨詳細資訊。
單位 | 每單位 | 每卷* |
|---|---|---|
| 2500 - 10000 | TWD4.70 | TWD11,750.00 |
| 12500 + | TWD4.60 | TWD11,500.00 |
* 參考價格
- RS庫存編號:
- 170-7987
- 製造零件編號:
- 74HC165D,653
- 製造商:
- Nexperia
規格
產品概覽和技術數據資料表
法例與合規
產品詳細資訊
透過選取一個或多個屬性來查找類似產品。
選取全部 | 屬性 | 值 |
|---|---|---|
| 品牌 | Nexperia | |
| Product Type | Shift Register | |
| Package Type | SO | |
| Logic Family | 74HC | |
| Mount Type | Surface | |
| Number of Elements | 1 | |
| Minimum Supply Voltage | 2V | |
| Pin Count | 16 | |
| Maximum Supply Voltage | 6V | |
| Trigger Type | Positive Edge | |
| Maximum Operating Temperature | 125°C | |
| Series | 74HC165 | |
| Standards/Approvals | No | |
| Length | 10mm | |
| Height | 1.75mm | |
| Automotive Standard | No | |
| 選取全部 | ||
|---|---|---|
品牌 Nexperia | ||
Product Type Shift Register | ||
Package Type SO | ||
Logic Family 74HC | ||
Mount Type Surface | ||
Number of Elements 1 | ||
Minimum Supply Voltage 2V | ||
Pin Count 16 | ||
Maximum Supply Voltage 6V | ||
Trigger Type Positive Edge | ||
Maximum Operating Temperature 125°C | ||
Series 74HC165 | ||
Standards/Approvals No | ||
Length 10mm | ||
Height 1.75mm | ||
Automotive Standard No | ||
The 74HC165, 74HCT165 are high-speed Si-gate CMOS devices. They are pin compatible with Low-power Schottky TTL (LSTTL). The 74HC165, 74HCT165 are 8-bit parallel-load or serial-in shift registers with complementary serial outputs (Q7 and Q7) available from the last stage. When the parallel load (PL) input is LOW, parallel data from the D0 to D7 inputs are loaded into the register asynchronously. When PL is HIGH, data enters the register serially at the DS input and shifts one place to the right (Q0 → Q1 → Q2, etc.) with each positive-going clock transition. This feature allows parallel-to-serial converter expansion by tying the Q7 output to the DS input of the succeeding stage. The clock input is a gated-OR structure which allows one input to be used as an active LOW clock enable (CE) input.
Simple control interface
I/O expansion
Asynchronous and synchronous load options
High frequency
Cascadable
LED drivers
Key applications
Displays
Control units
相關連結
- Nexperia 74HC4094D 16-Pin
- Nexperia 74HC597D 16-Pin
- Nexperia 74HC164D 14-Pin
- Nexperia 13 Surface Shift Register 74HC, 14-Pin
- Nexperia 74HC595D,118 8 Surface Shift Register 74HC 16 SO
- Nexperia 74HCT165D 16-Pin
- Nexperia Surface Shift Register/Latch 74HC, 16-Pin
- Nexperia 74HC595BZX Surface Shift Register/Latch 74HC, 16-Pin
